K12P80M50SF4 Rev. 5, 10/2023 Data Sheet: Technical Data # Kinetis K12D Sub-Family Data Sheet #### 50 MHz ARM® Cortex®-M4-based Microcontroller The K12 product family members are optimized for cost-sensitive applications requiring low-power, and processing efficiency. These devices share the comprehensive enablement and scalability of the Kinetis family. #### This product offers: - Up to 512 KB of flash memory with up to 64 KB of SRAM - Run power consumption down to 189 μA/MHz and Static power consumption down to 3.1 μA with full state retention and 6 μs wakeup. Lowest Static mode down to 359 nA #### MK12DX128VLK5 MK12DX256VLK5 MK12DN512VLK5 #### **Performance** Up to 50 MHz ARM® Cortex®-M4 core with DSP instructions delivering 1.25 Dhrystone MIPS per MHz #### Memories and memory interfaces - Up to 512 KB of program flash - Up to 64 KB RAM - 64 KB FlexNVM and 4 KB FlexRAM on FlexMemory devices #### System peripherals - Multiple low-power modes - 16-channel DMA controller - · External watchdog monitor - Software watchdog #### Clocks - 32 kHz and 3-32 MHz crystal oscillator - Multipurpose clock generator #### Security and integrity modules - Hardware CRC module - 128-bit unique identification (ID) number per chip #### **Communication interfaces** - · Two SPI modules - Two I2C modules - Four UART modules - I2S module #### **Timers** - 8-channel motor control/general purpose/PWM timers - Two 2-channel general purpose timers - 32-bit PITs and 16-bit low-power timer - · Carrier modulator transmitter - · Real-time clock - · Programmable delay block #### **Analog modules** - 16-bit SAR ADC - Two analog comparators (CMP) #### **Operating Characteristics** - Voltage range: 1.71 to 3.6 V - Flash write voltage range: 1.71 to 3.6 V - Temperature range (ambient): -40 to 105°C ### Ordering Information -1 | Part Number | Mer | Maximum number of I\O's | | |---------------|------------|-------------------------|----| | | Flash (KB) | SRAM (KB) | | | MK12DX128VLK5 | 128 KB | 32 | 60 | | MK12DX256VLK5 | 256 KB | 32 | 60 | | MK12DX512VLK5 | 512 KB | 64 | 60 | #### **Related Resources** | Туре | Description | Resource | |---------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | Selector<br>Guide | The NXP Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor | | Product Brief | The Product Brief contains concise overview/summary information to enable quick evaluation of a device for design suitability. | K10PB <sup>-1</sup> | | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | K12P80M50SF4RM <sup>-1</sup> | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | K12P80M50SF4 <sup>-1</sup> | | Package<br>drawing | Package dimensions are provided in package drawings. | • QFP 80-pin:<br>98ASS23174W <sup>-1</sup> | #### **Kinetis K12D Family** Figure 1. K12 block diagram # **Table of Contents** | 1 Ord | dering parts5 | 5.4 Thermal specifications | 23 | |-------|----------------------------------------------------------|---------------------------------------------------------|-------| | 1.1 | Determining valid orderable parts5 | 5.4.1 Thermal operating requirements | 23 | | 2 Pa | rt identification5 | 5.4.2 Thermal attributes | 23 | | 2.1 | Description5 | 6 Peripheral operating requirements and behaviors | 24 | | 2.2 | Format | 6.1 Core modules | 24 | | 2.3 | Fields5 | 6.1.1 JTAG electricals | 24 | | 2.4 | Example6 | 6.2 System modules | 27 | | 2.5 | Small package marking6 | 6.3 Clock modules | 27 | | 3 Te | rminology and guidelines7 | 6.3.1 MCG specifications | 27 | | 3.1 | Definition: Operating requirement7 | 6.3.2 Oscillator electrical specifications | 30 | | 3.2 | Definition: Operating behavior8 | 6.3.3 32 kHz oscillator electrical characteristics | 32 | | 3.3 | Definition: Attribute | 6.4 Memories and memory interfaces | 32 | | 3.4 | Definition: Rating8 | 6.4.1 Flash electrical specifications | 32 | | 3.5 | Result of exceeding a rating9 | 6.4.2 EzPort switching specifications | 35 | | 3.6 | Relationship between ratings and operating requirements9 | 6.5 Security and integrity modules | 36 | | 3.7 | Guidelines for ratings and operating requirements10 | 6.6 Analog | 36 | | 3.8 | Definition: Typical value10 | 6.6.1 ADC electrical specifications | 37 | | 3.9 | Typical value conditions | 6.6.2 CMP and 6-bit DAC electrical specifications | 42 | | 4 Ra | tings11 | 6.6.3 12-bit DAC electrical characteristics | 44 | | 4.1 | Thermal handling ratings | 6.6.4 Voltage reference electrical specifications | 47 | | 4.2 | Moisture handling ratings | 6.7 Timers | 48 | | 4.3 | ESD handling ratings12 | 6.8 Communication interfaces | 48 | | 4.4 | Voltage and current operating ratings 12 | 6.8.1 DSPI switching specifications (limited voltage | | | 5 Ge | neral | range) | 48 | | 5.1 | AC electrical characteristics13 | 6.8.2 DSPI switching specifications (full voltage range | је)50 | | 5.2 | Nonswitching electrical specifications13 | 6.8.3 I2C switching specifications | 52 | | | 5.2.1 Voltage and current operating requirements13 | 6.8.4 UART switching specifications | 52 | | | 5.2.2 LVD and POR operating requirements14 | 6.8.5 Normal Run, Wait and Stop mode performance | е | | | 5.2.3 Voltage and current operating behaviors15 | over the full operating voltage range | 52 | | | 5.2.4 Power mode transition operating behaviors 16 | 6.8.6 VLPR, VLPW, and VLPS mode performance of | ver | | | 5.2.5 Power consumption operating behaviors 17 | the full operating voltage range | 54 | | | 5.2.6 EMC radiated emissions operating behaviors20 | 7 Dimensions | 56 | | | 5.2.7 Designing with radiated emissions in mind21 | 7.1 Obtaining package dimensions | 56 | | | 5.2.8 Capacitance attributes21 | 8 Pinout | 56 | | 5.3 | Switching specifications21 | 8.1 K12 Signal Multiplexing and Pin Assignments | 56 | | | 5.3.1 Device clock specifications21 | 8.2 K12 Pinouts | 60 | | | 5.3.2 General switching specifications | 9 Revision History | 61 | | | | | | ## 1 Ordering parts ## 1.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to nxp.com and perform a part number search for the following device numbers: PK12 and MK12 ### 2 Part identification ## 2.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. #### 2.2 Format Part numbers for this device have the following format: Q K## A M FFF R T PP CC N ## 2.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|----------------------|--------------------------------------------------------------------------------------------| | Q | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> | | K## | Kinetis family | • K12 | | А | Key attribute | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul> | | М | Flash memory type | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul> | #### Part identification | Field | Description | Values | |-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FFF | Program flash memory size | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul> | | R | Silicon revision | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul> | | Т | Temperature range (°C) | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul> | | PP | Package identifier | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> | | CC | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>16 = 168 MHz</li> <li>18 = 180 MHz</li> </ul> | | N | Packaging type | R = Tape and reel (Blank) = Trays | ## 2.4 Example This is an example part number: MK12DX128VLK5 ## 2.5 Small package marking In an effort to save space, small package devices use special marking on the chip. These markings have the following format: Q##CFTPP This table lists the possible values for each field in the part number for small packages (not all combinations are valid): | Field | Description | Values | |-------|----------------------------|--------------------------------------------------------------------------------------------| | Q | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> | | С | Speed | • G = 50 MHz | | F | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul> | | Т | Temperature range (°C) | • V = -40 to 105 | | PP | Package identifier | • MC = 121 MAPBGA | This tables lists some examples of small package marking along with the original part numbers: | Original part number | Alternate part number | | |----------------------|-----------------------|--| | MK12DX256VLF5 | M12GHVLF | | | MK12DN512VLH5 | M12G9VLH | | # 3 Terminology and guidelines ## 3.1 Definition: Operating requirement An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip. ### **3.1.1 Example** This is an example of an operating requirement: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | 0.9 | 1.1 | V | ## 3.2 Definition: Operating behavior Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions. ## 3.2.1 Example This is an example of an operating behavior: | Symbol | Description | Min. | Max. | Unit | |-----------------|----------------------------------------------|------|------|------| | I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10 | 130 | μΑ | #### 3.3 Definition: Attribute An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements. ## **3.3.1 Example** This is an example of an attribute: | Symbol | Description | Min. | Max. | Unit | |--------|---------------------------------|------|------|------| | CIN_D | Input capacitance: digital pins | _ | 7 | pF | ## 3.4 Definition: Rating A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure: - Operating ratings apply during operation of the chip. - Handling ratings apply when the chip is not powered. ## **3.4.1 Example** This is an example of an operating rating: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2 | V | ## 3.5 Result of exceeding a rating ## 3.6 Relationship between ratings and operating requirements ## 3.7 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. ## 3.8 Definition: Typical value A typical value is a specified value for a technical characteristic that: - Lies within the range of values specified by the operating behavior - Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions Typical values are provided as design guidelines and are neither tested nor guaranteed. ## 3.8.1 **Example 1** This is an example of an operating behavior that includes a typical value: | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------|------| | I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 | 70 | 130 | μΑ | ## 3.8.2 Example 2 This is an example of a chart that shows typical values for various voltage and temperature conditions: # 3.9 Typical value conditions Typical values assume you meet the following conditions (or other conditions as specified): | Symbol | Description | Value | Unit | |----------------|----------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | $V_{DD}$ | 3.3 V supply voltage | 3.3 | V | # 4 Ratings ## 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, *High Temperature Storage Life*. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | _ | 3 | _ | 1 | <sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C | -100 | +100 | mA | 3 | - 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*. - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test. ## 4.4 Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |------------------|----------------------------------------------------------------|-----------------------|------|------| | V <sub>DD</sub> | Digital supply voltage | -0.3 | 3.8 | V | | I <sub>DD</sub> | Digital supply current | _ | 155 | mA | | V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL) | -0.3 | 3.8 | V | | V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage | -0.3 | 3.8 | V | | I <sub>D</sub> | Maximum current single pin limit (applies to all digital pins) | -25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | 3.8 | V | | VREGIN | USB regulator input | -0.3 | 6.0 | V | | $V_{BAT}$ | RTC battery supply voltage | -0.3 | 3.8 | V | 1. Analog pins are defined as pins that do not have an associated general-purpose I/O port function. #### 5 General ### 5.1 AC electrical characteristics Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure. Figure 2. Input signal measurement reference ## 5.2 Nonswitching electrical specifications # 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |------------------------------------|-----------------------------------------------------------|----------------------|----------------------|------|-------| | $V_{DD}$ | Supply voltage | 1.71 | 3.6 | V | | | $V_{DDA}$ | Analog supply voltage | 1.71 | 3.6 | V | | | $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1 | 0.1 | V | | | V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1 | 0.1 | V | | | $V_{BAT}$ | RTC battery supply voltage | 1.71 | 3.6 | V | | | V <sub>IH</sub> | Input high voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | $0.7 \times V_{DD}$ | _ | V | | | | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V | $0.75 \times V_{DD}$ | _ | V | | | V <sub>IL</sub> | Input low voltage | | | | | | | | _ | $0.35 \times V_{DD}$ | V | | Table 1. Voltage and current operating requirements (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |---------------------|---------------------------------------------------------------------------------------------------------|-----------------------|---------------------|------|-------| | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | _ | $0.3 \times V_{DD}$ | V | | | | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V | | | | | | V <sub>HYS</sub> | Input hysteresis | $0.06 \times V_{DD}$ | _ | V | | | I <sub>ICIO</sub> | I/O pin DC injection current — single pin | | | | 1 | | | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> | | | mA | | | | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3 | _ | | | | | , , , | _ | +3 | | | | I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, | | | | | | | includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins | | | | | | | Negative current injection | -25 | _ | mA | | | | Positive current injection | _ | +25 | | | | | 1 Collivo Curront Injusticin | | | | | | V <sub>RAM</sub> | V <sub>DD</sub> voltage required to retain RAM | 1.2 | _ | V | | | V <sub>RFVBAT</sub> | V <sub>BAT</sub> voltage required to retain the VBAT register file | V <sub>POR_VBAT</sub> | _ | V | | <sup>1.</sup> All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/I I<sub>ICAIO</sub>I. Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents. ## 5.2.2 LVD and POR operating requirements Table 2. V<sub>DD</sub> supply LVD and POR operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-------------------------------------------------------------|------|------|------|------|-------| | V <sub>POR</sub> | Falling VDD POR detect voltage | 0.8 | 1.1 | 1.5 | V | | | $V_{LVDH}$ | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V | | | | Low-voltage warning thresholds — high range | | | | | 1 | | V <sub>LVW1H</sub> | Level 1 falling (LVWV=00) | 2.62 | 2.70 | 2.78 | V | | | $V_{LVW2H}$ | Level 2 falling (LVWV=01) | 2.72 | 2.80 | 2.88 | V | | | V <sub>LVW3H</sub> | Level 3 falling (LVWV=10) | 2.82 | 2.90 | 2.98 | V | | | V <sub>LVW4H</sub> | Level 4 falling (LVWV=11) | 2.92 | 3.00 | 3.08 | V | | | V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range | _ | 80 | _ | mV | | | $V_{LVDL}$ | Falling low-voltage detect threshold — low range (LVDV=00) | 1.54 | 1.60 | 1.66 | V | | | | Low-voltage warning thresholds — low range | | | | | 1 | | V <sub>LVW1L</sub> | | 1.74 | 1.80 | 1.86 | V | | Table 2. V<sub>DD</sub> supply LVD and POR operating requirements (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|----------------------------------------------------------|------|------|------|------|-------| | V <sub>LVW2L</sub> | Level 1 falling (LVWV=00) | 1.84 | 1.90 | 1.96 | V | | | V <sub>LVW3L</sub> | Level 2 falling (LVWV=01) | 1.94 | 2.00 | 2.06 | V | | | V <sub>LVW4L</sub> | Level 3 falling (LVWV=10) | 2.04 | 2.10 | 2.16 | V | | | | Level 4 falling (LVWV=11) | | | | | | | V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range | _ | 60 | _ | mV | | | $V_{BG}$ | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | | | t <sub>LPO</sub> | Internal low power oscillator period — factory trimmed | 900 | 1000 | 1100 | μs | | <sup>1.</sup> Rising threshold is the sum of falling threshold and hysteresis voltage. Table 3. VBAT power operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------|------|------|------|------|-------| | V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8 | 1.1 | 1.5 | ٧ | | ## 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|----------------------------------------------------------------------------------------|-----------------------|------|------|-------| | V <sub>OH</sub> | Output high voltage — high drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -9 \text{ mA}$ | V <sub>DD</sub> - 0.5 | _ | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA | V <sub>DD</sub> - 0.5 | _ | V | | | | Output high voltage — low drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -2 \text{ mA}$ | V <sub>DD</sub> - 0.5 | _ | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA | V <sub>DD</sub> - 0.5 | _ | V | | | I <sub>OHT</sub> | Output high current total for all ports | _ | 100 | mA | | | V <sub>OL</sub> | Output low voltage — high drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9 \text{ mA}$ | _ | 0.5 | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA | _ | 0.5 | V | | | | Output low voltage — low drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2 \text{ mA}$ | _ | 0.5 | V | | | | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 0.6 \text{ mA}$ | _ | 0.5 | V | | | I <sub>OLT</sub> | Output low current total for all ports | <u> </u> | 100 | mA | | | I <sub>IN</sub> | Input leakage current (per pin) | | | | | Table 4. Voltage and current operating behaviors (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |-----------------|---------------------------------------------------------|------|------|------|-------| | | @ full temperature range | _ | 1.0 | μΑ | 1 | | | • @ 25 °C | _ | 0.1 | μΑ | - | | I <sub>OZ</sub> | Hi-Z (off-state) leakage current (per pin) | _ | 1 | μΑ | | | I <sub>OZ</sub> | Total Hi-Z (off-state) leakage current (all input pins) | _ | 4 | μΑ | | | R <sub>PU</sub> | Internal pullup resistors | 22 | 50 | kΩ | 2 | | R <sub>PD</sub> | Internal pulldown resistors | 22 | 50 | kΩ | 3 | - 1. Tested by ganged leakage method - 2. Measured at Vinput = $V_{SS}$ - 3. Measured at Vinput = V<sub>DD</sub> ## 5.2.4 Power mode transition operating behaviors All specifications except $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration: - CPU and system clocks = 50 MHz - Bus clock = 50 MHz - Flash clock = 25 MHz - MCG mode: FEI Table 5. Power mode transition operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------|------|-------| | t <sub>POR</sub> | After a POR event, amount of time from the point V <sub>DD</sub> reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | | | μs | 1 | | | • 1.71 V/(V <sub>DD</sub> slew rate) ≤ 300 μs | _ | 300 | | | | | • 1.71 V/(V <sub>DD</sub> slew rate) > 300 μs | _ | 1.7 V / (V <sub>DD</sub> slew rate) | | | | | • VLLS0 → RUN | _ | 135 | μs | | | | • VLLS1 → RUN | _ | 135 | μs | | | | • VLLS2 → RUN | _ | 85 | μs | | | | • VLLS3 → RUN | _ | 85 | μs | | | | • LLS → RUN | _ | 6 | μs | | | | • VLPS → RUN | _ | 5.2 | μs | | Table 5. Power mode transition operating behaviors (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |--------|--------------|------|------|------|-------| | | • STOP → RUN | _ | 5.2 | μs | | 1. Normal boot (FTFL\_OPT[LPBOOT]=1) ## 5.2.5 Power consumption operating behaviors Table 6. Power consumption operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------------------------------------------|------|-------|----------|------|-------| | I <sub>DDA</sub> | Analog supply current | _ | _ | See note | mA | 1 | | I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash | | | | | 2 | | | • @ 1.8 V | _ | 12.98 | 14 | mA | | | | • @ 3.0 V | _ | 12.93 | 13.8 | mA | | | I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks enabled, code executing from flash | | | | | 3, 4 | | | • @ 1.8 V | _ | 17.04 | 19.3 | mA | | | | • @ 3.0 V | | | | | | | | • @ 25°C | _ | 17.01 | 18.9 | mA | | | | • @ 125°C | _ | 19.8 | 21.3 | mA | | | I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled | _ | 7.95 | 9.5 | mA | 2 | | I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _ | 5.88 | 7.4 | mA | 5 | | I <sub>DD_STOP</sub> | Stop mode current at 3.0 V • @ -40 to 25°C | _ | 320 | 436 | μΑ | | | | • @ 50°C | | 360 | 489 | | | | | • @ 70°C<br>• @ 105°C | | 410 | 620 | | | | | | | 610 | 1100 | | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled | _ | 754 | _ | μΑ | 6 | | I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled | _ | 1.1 | _ | mA | 7 | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current at 3.0 V | _ | 437 | _ | μA | 8 | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at 3.0 V • @ -40 to 25°C | _ | 7.33 | 24.2 | μΑ | | | | • @ 50°C | | 14 | 32 | | | | | • @ 70°C<br>• @ 105°C | | 28 | 48 | | | | | | | 110 | 280 | | | Table 6. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------| | I <sub>DD_LLS</sub> | Low leakage stop mode current at 3.0 V | _ | 3.14 | 4.8 | μΑ | | | | @ -40 to 25°C @ 50°C | | 6.48 | 28.3 | | | | | • @ 70°C | | 13.85 | 44.6 | | | | | • @ 105°C | | 55.53 | 71.3 | | | | I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V | _ | 2.19 | 3.4 | μA | | | | • @ -40 to 25°C | | 4.35 | 4.35 | | | | | • @ 50°C<br>• @ 70°C | | 8.92 | 24.6 | | | | | • @ 105°C | | 35.33 | 45.3 | | | | I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V | _ | 1.77 | 3.1 | μA | | | | @ -40 to 25°C @ 50°C | | 2.81 | 13.8 | | | | | • @ 70°C | | 5.20 | 22.3 | | | | | • @ 105°C | | 19.88 | 34.2 | | | | I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V | _ | 1.03 | 1.8 | μΑ | | | | @ -40 to 25°C @ 50°C | | 1.92 | 7.5 | | | | | • @ 70°C | | 4.03 | 15.9 | | | | | • @ 105°C | | 17.43 | 28.7 | | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V | _ | 0.543 | 1.1 | μΑ | | | | with POR detect circuit enabled • @ -40 to 25°C | | 1.36 | 7.58 | | | | | • @ 50°C<br>• @ 70°C | | 3.39 | 14.3 | | | | | • @ 105°C | | 16.52 | 24.1 | | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | _ | 0.359 | 0.95 | μΑ | | | | • @ –40 to 25°C | | 1.03 | 6.8 | | | | | • @ 50°C<br>• @ 70°C | | 2.87 | 15.4 | | | | | • @ 105°C | | 15.20 | 25.3 | | | | I <sub>DD_VBAT</sub> | Average current when CPU is not accessing RTC registers at 3.0 V | _ | 0.91 | 1.1 | μΑ | 9 | | | • @ –40 to 25°C | | 1.1 | 1.35 | | | | | • @ 50°C<br>• @ 70°C | | 1.5 | 1.85 | | | | | • @ 105°C | | 4.3 | 5.7 | | | <sup>1.</sup> The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current. <sup>2. 50</sup> MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled. <sup>3. 50</sup> MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation. <sup>4.</sup> Max values are measured with CPU executing DSP instructions <sup>5. 25</sup> MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode. - 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash. - 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash. - 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. - 9. Includes 32 kHz oscillator current and RTC operation. ### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior The following data was measured under these conditions: - MCG in FBE mode - USB regulator disabled - No GPIOs toggled - Code execution from flash with cache enabled - For the ALLOFF curve, all peripheral clocks are disabled except FTFL Figure 3. Run mode supply current vs. core frequency Figure 4. VLPR mode supply current vs. core frequency ## 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1 | Symbol | Description | Frequency<br>band<br>(MHz) | Тур. | Unit | Notes | |---------------------|------------------------------------|----------------------------|------|------|-------| | V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50 | 19 | dΒμV | 2, 3 | | V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50-150 | 21 | dΒμV | | | V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500 | 19 | dΒμV | | | V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000 | 11 | dΒμV | | | V <sub>RE_IEC</sub> | IEC level | 0.15-1000 | L | | 3, 4 | <sup>1.</sup> This data was collected on a MK20DN128VLH5 64pin LQFP device. <sup>2.</sup> Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range. - 3. $V_{DD} = 3.3 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ , $f_{OSC} = 12 \,^{\circ}\text{MHz}$ (crystal), $f_{SYS} = 48 \,^{\circ}\text{MHz}$ , $f_{BUS} = 48 \,^{\circ}\text{MHz}$ - 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method ## 5.2.7 Designing with radiated emissions in mind To find application notes that provide guidance on designing your system to minimize interference from radiated emissions: - 1. Go to www.nxp.com. - 2. Perform a keyword search for "EMC design." ## 5.2.8 Capacitance attributes **Table 8. Capacitance attributes** | Symbol | Description | Min. | Max. | Unit | |-------------------|---------------------------------|------|------|------| | C <sub>IN_A</sub> | Input capacitance: analog pins | _ | 7 | pF | | C <sub>IN_D</sub> | Input capacitance: digital pins | _ | 7 | pF | ## 5.3 Switching specifications ## 5.3.1 Device clock specifications Table 9. Device clock specifications | Symbol | Description | Min. | Max. | Unit | Notes | |--------------------|--------------------------|------|------|------|-------| | | Normal run mode | 9 | | | | | f <sub>SYS</sub> | System and core clock | _ | 50 | MHz | | | f <sub>BUS</sub> | Bus clock | _ | 50 | MHz | | | f <sub>FLASH</sub> | Flash clock | _ | 25 | MHz | | | f <sub>LPTMR</sub> | LPTMR clock | _ | 25 | MHz | | | | VLPR mode <sup>1</sup> | | | | | | f <sub>SYS</sub> | System and core clock | _ | 4 | MHz | | | f <sub>BUS</sub> | Bus clock | _ | 4 | MHz | | | f <sub>FLASH</sub> | Flash clock | _ | 1 | MHz | | | f <sub>ERCLK</sub> | External reference clock | _ | 16 | MHz | | Table 9. Device clock specifications (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |--------------------------|--------------------------------|------|------|------|-------| | f <sub>LPTMR_pin</sub> | LPTMR clock | _ | 25 | MHz | | | f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _ | 16 | MHz | | | f <sub>I2S_MCLK</sub> | I2S master clock | _ | 12.5 | MHz | | | f <sub>I2S_BCLK</sub> | I2S bit clock | _ | 4 | MHz | | <sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module. ## 5.3.2 General switching specifications These general purpose specifications apply to all pins configured for: - GPIO signaling - Other peripheral module signaling not explicitly stated elsewhere Table 10. General switching specifications | Symbol | Description | Min. | Max. | Unit | Notes | |--------|-------------------------------------------------------------------------------------------------------------|------|------|------------------|-------| | | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock cycles | 1, 2 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path | 100 | _ | ns | 3 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50 | _ | ns | 3 | | | External reset pulse width (digital glitch filter disabled) | 100 | _ | ns | 3 | | | Port rise and fall time (high drive strength) | | | | 4 | | | Slew disabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 13 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 7 | ns | | | | Slew enabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 36 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 24 | ns | | | | Port rise and fall time (low drive strength) | | | | 5 | | | Slew disabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 12 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 6 | ns | | | | Slew enabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 36 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 24 | ns | | - 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case. - 2. The greater synchronous and asynchronous timing must be met. - 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes. - 4. 75 pF load - 5. 15 pF load ## 5.4 Thermal specifications ### 5.4.1 Thermal operating requirements Table 11. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | |----------------|----------------------------------|------|------|------| | TJ | Die junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Ambient temperature <sup>1</sup> | -40 | 105 | °C | 1. Maximum $T_A$ can be exceeded only if the user ensures that $T_J$ does not exceed maximum $T_J$ . The simplest method to determine $T_J$ is: $T_J = T_A + R_{\theta JA} x$ chip power dissipation #### 5.4.2 Thermal attributes | Board type | Symbol | Description | 80 LQFP | Unit | Notes | |-------------------|-------------------|--------------------------------------------------------------------------|---------|------|-------| | Single-layer (1s) | R <sub>eJA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection) | 50 | °C/W | 1, 2 | | Four-layer (2s2p) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 35 | °C/W | 1, 3 | | Single-layer (1s) | R <sub>еЈМА</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed) | 39 | °C/W | 1,3 | | Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal resistance, junction to | 29 | °C/W | 1,3 | | Board type | Symbol | Description | 80 LQFP | Unit | Notes | |------------|------------------|-------------------------------------------------------------------------------------------------|---------|------|-------| | | | ambient (200 ft./<br>min. air speed) | | | | | _ | $R_{\theta JB}$ | Thermal resistance, junction to board | 19 | °C/W | 4 | | _ | R <sub>0JC</sub> | Thermal resistance, junction to case | 8 | °C/W | 5 | | | $\Psi_{ m JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 2 | °C/W | 6 | - 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification. - 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions—Forced Convection (Moving Air)* with the board horizontal. - 4. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package. - 5. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate. - 6. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air). # 6 Peripheral operating requirements and behaviors #### 6.1 Core modules #### 6.1.1 JTAG electricals Table 12. JTAG limited voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-----------------------------|------|------|------| | | Operating voltage | 2.7 | 3.6 | V | | J1 | TCLK frequency of operation | | | MHz | | | Boundary Scan | 0 | 10 | | Table 12. JTAG limited voltage range electricals (continued) | Symbol | Description | Min. | Max. | Unit | |--------|----------------------------------------------------|------|------|------| | | JTAG and CJTAG | 0 | 25 | | | | Serial Wire Debug | 0 | 50 | | | J2 | TCLK cycle period | 1/J1 | _ | ns | | J3 | TCLK clock pulse width | | | | | | Boundary Scan | 50 | _ | ns | | | JTAG and CJTAG | 20 | _ | ns | | | Serial Wire Debug | 10 | _ | ns | | J4 | TCLK rise and fall times | _ | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | 20 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | 0 | _ | ns | | J7 | TCLK low to boundary scan output data valid | _ | 25 | ns | | J8 | TCLK low to boundary scan output high-Z | _ | 25 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | 8 | _ | ns | | J10 | TMS, TDI input data hold time after TCLK rise | 1 | _ | ns | | J11 | TCLK low to TDO data valid | _ | 17 | ns | | J12 | TCLK low to TDO high-Z | _ | 17 | ns | | J13 | TRST assert time | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | Table 13. JTAG full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|----------------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | J1 | TCLK frequency of operation | | | MHz | | | Boundary Scan | 0 | 10 | | | | JTAG and CJTAG | 0 | 20 | | | | Serial Wire Debug | 0 | 40 | | | J2 | TCLK cycle period | 1/J1 | _ | ns | | J3 | TCLK clock pulse width | | | | | | Boundary Scan | 50 | _ | ns | | | JTAG and CJTAG | 25 | _ | ns | | | Serial Wire Debug | 12.5 | _ | ns | | J4 | TCLK rise and fall times | _ | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | 20 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | 0 | _ | ns | | J7 | TCLK low to boundary scan output data valid | _ | 25 | ns | Table 13. JTAG full voltage range electricals (continued) | Symbol | Description | Min. | Max. | Unit | |--------|-----------------------------------------------|------|------|------| | J8 | TCLK low to boundary scan output high-Z | _ | 25 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | 8 | _ | ns | | J10 | TMS, TDI input data hold time after TCLK rise | 1.4 | _ | ns | | J11 | TCLK low to TDO data valid | _ | 22.1 | ns | | J12 | TCLK low to TDO high-Z | _ | 22.1 | ns | | J13 | TRST assert time | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | Figure 5. Test clock input timing Figure 6. Boundary scan (JTAG) timing **Figure 7. Test Access Port timing** Figure 8. TRST timing # 6.2 System modules There are no specifications necessary for the device's system modules. ## 6.3 Clock modules # 6.3.1 MCG specifications Table 14. MCG specifications | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------------------------------|------------------------------------------------------------------|---------------------------------|-----------|---------|-------------------|-------| | f <sub>ints_ft</sub> | | frequency (slow clock) — nominal VDD and 25 °C | _ | 32.768 | _ | kHz | | | f <sub>ints_t</sub> | Internal reference user trimmed | frequency (slow clock) — | 31.25 | _ | 39.0625 | kHz | | | $\Delta_{fdco\_res\_t}$ | | med average DCO output<br>voltage and temperature —<br>d SCFTRIM | _ | ± 0.3 | ± 0.6 | %f <sub>dco</sub> | 1 | | Δf <sub>dco_res_t</sub> | | med average DCO output<br>voltage and temperature —<br>ly | _ | ± 0.2 | ± 0.5 | %f <sub>dco</sub> | 1 | | $\Delta f_{dco\_t}$ | | trimmed average DCO output<br>Itage and temperature | _ | +0.5/-0.7 | ± 2 | %f <sub>dco</sub> | 1, | | $\Delta f_{dco\_t}$ | | trimmed average DCO output<br>ed voltage and temperature | _ | ± 0.3 | ±1 | %f <sub>dco</sub> | 1, 2 | | f <sub>intf_ft</sub> | | frequency (fast clock) — nominal VDD and 25°C | _ | 4 | _ | MHz | | | f <sub>intf_t</sub> | Internal reference<br>trimmed at nomina | frequency (fast clock) — user<br>al VDD and 25 °C | 3 | _ | 5 | MHz | | | f <sub>loc_low</sub> | Loss of external c | ock minimum frequency — | (3/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | f <sub>loc_high</sub> | Loss of external c<br>RANGE = 01, 10, | ock minimum frequency —<br>or 11 | (16/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | | | FI | LL . | • | | | | | f <sub>fll_ref</sub> | FLL reference free | quency range | 31.25 | _ | 39.0625 | kHz | | | f <sub>dco</sub> | DCO output frequency range | Low range (DRS=00) $640 \times f_{fll\_ref}$ | 20 | 20.97 | 25 | MHz | 3, 4 | | | | Mid range (DRS=01) $1280 \times f_{fll\_ref}$ | 40 | 41.94 | 50 | MHz | | | | | Mid-high range (DRS=10) 1920 × f <sub>fll_ref</sub> | 60 | 62.91 | 75 | MHz | | | | | High range (DRS=11) 2560 × f <sub>fll_ref</sub> | 80 | 83.89 | 100 | MHz | - | | f <sub>dco_t_DMX3</sub> | DCO output frequency | Low range (DRS=00) $732 \times f_{\text{fil ref}}$ | _ | 23.99 | _ | MHz | 5, 6 | | | | Mid range (DRS=01) 1464 × f <sub>fil_ref</sub> | _ | 47.97 | _ | MHz | - | | | | Mid-high range (DRS=10) 2197 × f <sub>fill ref</sub> | _ | 71.99 | _ | MHz | _ | | | | High range (DRS=11) | _ | 95.98 | _ | MHz | _ | Table 14. MCG specifications (continued) | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |--------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------|------|---------------------------------------------------------------|------|-------| | | | $2929 \times f_{fll\_ref}$ | | | | | | | J <sub>cyc_fll</sub> | FLL period jitter | | _ | 180 | _ | ps | | | | <ul> <li>f<sub>DCO</sub> = 48 M</li> <li>f<sub>DCO</sub> = 98 M</li> </ul> | | _ | 150 | _ | | | | t <sub>fll_acquire</sub> | FLL target frequer | ncy acquisition time | _ | _ | 1 | ms | 7 | | | | PI | LL | | | | | | f <sub>vco</sub> | VCO operating fre | equency | 48.0 | _ | 100 | MHz | | | I <sub>pll</sub> | | rent<br>MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 48) | _ | 1060 | _ | μΑ | 8 | | I <sub>pll</sub> | | rent<br>MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 24) | - | 600 | _ | μΑ | 8 | | f <sub>pll_ref</sub> | PLL reference free | quency range | 2.0 | _ | 4.0 | MHz | | | J <sub>cyc_pll</sub> | PLL period jitter (F | RMS) | | | | | 9 | | | • f <sub>vco</sub> = 48 MH | łz | _ | 120 | _ | ps | | | | • f <sub>vco</sub> = 100 M | lHz | _ | 50 | _ | ps | | | J <sub>acc_pll</sub> | PLL accumulated | jitter over 1µs (RMS) | | | | | 9 | | | • f <sub>vco</sub> = 48 MH | łz | _ | 1350 | _ | ps | | | | • f <sub>vco</sub> = 100 M | lHz | _ | 600 | _ | ps | | | D <sub>lock</sub> | Lock entry frequer | ncy tolerance | ± 1.49 | _ | ± 2.98 | % | | | D <sub>unl</sub> | Lock exit frequence | cy tolerance | ± 4.47 | _ | ± 5.97 | % | | | t <sub>pll_lock</sub> | Lock detector dete | ection time | _ | _ | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S | 10 | - This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode). - 2. 2 V <= VDD <= 3.6 V. - 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0. - The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered. - 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1. - 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device. - 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 8. Excludes any oscillator currents that are also consuming power while PLL is in operation. - 9. This specification was obtained using a NXP developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary. - 10. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. # 6.3.2 Oscillator electrical specifications # 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|------------------------------------------------------------|------|------|------|------|-------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μA | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μΑ | | | | • 16 MHz | _ | 950 | _ | μΑ | | | | • 24 MHz | _ | 1.2 | _ | mA | | | | • 32 MHz | _ | 1.5 | _ | mA | | | I <sub>DDOSC</sub> | Supply current — high-gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μA | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | Су | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | $R_S$ | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | Table 15. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | - 1. $V_{DD}$ =3.3 V, Temperature =25 °C - 2. See crystal or resonator manufacturer's recommendation. - 3. $C_x$ and $C_v$ can be provided by using either integrated capacitors or external components. - 4. When low-power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. - 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device. # 6.3.2.2 Oscillator frequency specifications Table 16. Oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00) | 32 | _ | 40 | kHz | | | f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-frequency mode (low range) (MCG_C2[RANGE]=01) | 3 | _ | 8 | MHz | | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8 | _ | 32 | MHz | | | f <sub>ec_extal</sub> | Input clock frequency (external clock mode) | _ | _ | 50 | MHz | 1, 2 | | t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode) | 40 | 50 | 60 | % | | | t <sub>cst</sub> | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0) | _ | 750 | _ | ms | 3, 4 | | | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1) | _ | 250 | _ | ms | | | | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0) | _ | 0.6 | _ | ms | | | | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1) | _ | 1 | _ | ms | | 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL. #### Peripheral operating requirements and behaviors - 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency. - 3. Proper PC board layout procedures must be followed to achieve specifications. - 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set. #### NOTE The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode. #### 6.3.3 32 kHz oscillator electrical characteristics # 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32 kHz oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |------------------------------|-----------------------------------------------|------|------|------|------| | V <sub>BAT</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | R <sub>F</sub> | Internal feedback resistor | _ | 100 | _ | ΜΩ | | C <sub>para</sub> | Parasitical capacitance of EXTAL32 and XTAL32 | _ | 5 | 7 | pF | | V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation | _ | 0.6 | _ | V | <sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices. # 6.3.3.2 32 kHz oscillator frequency specifications Table 18. 32 kHz oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-------------------------------------------|------|--------|-----------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal | _ | 32.768 | | kHz | | | t <sub>start</sub> | Crystal start-up time | _ | 1000 | _ | ms | 1 | | V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700 | 1 | $V_{BAT}$ | mV | 2, 3 | - 1. Proper PC board layout procedures must be followed to achieve specifications. - 2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected. - The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>. ## 6.4 Memories and memory interfaces ## 6.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. ### 6.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. Table 19. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------------|------------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | _ | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversblk256k</sub> | Erase Block high-voltage time for 256 KB | _ | 104 | 904 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. # 6.4.1.2 Flash timing specifications — commands Table 20. Flash command timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------------------------------------|------|------|------|------|-------| | | Read 1s Block execution time | | | | | 1 | | t <sub>rd1blk64k</sub> | 64 KB data flash | _ | _ | 0.9 | ms | | | t <sub>rd1blk256k</sub> | 256 KB program flash | _ | _ | 1.7 | ms | | | t <sub>rd1sec2k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | _ | | | Erase Flash Block execution time | | | | | 2 | | t <sub>ersblk64k</sub> | 64 KB data flash | _ | 58 | 580 | ms | | | t <sub>ersblk256k</sub> | 256 KB program flash | _ | 122 | 985 | ms | | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | | Program Section execution time | | | | | _ | | t <sub>pgmsec512</sub> | 512 bytes flash | _ | 2.4 | _ | ms | | | t <sub>pgmsec1k</sub> | 1 KB flash | _ | 4.7 | _ | ms | | | t <sub>pgmsec2k</sub> | 2 KB flash | _ | 9.3 | _ | ms | | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 1.8 | ms | 1 | | t <sub>rdonce</sub> | Read Once execution time | | | 25 | μs | 1 | | t <sub>pgmonce</sub> | Program Once execution time | _ | 65 | _ | μs | _ | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 250 | 2000 | ms | 2 | Table 20. Flash command timing specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------| | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | | | Swap Control execution time | | | | | _ | | t <sub>swapx01</sub> | control code 0x01 | _ | 200 | _ | μs | | | t <sub>swapx02</sub> | control code 0x02 | _ | 70 | 150 | μs | | | t <sub>swapx04</sub> | control code 0x04 | _ | 70 | 150 | μs | | | t <sub>swapx08</sub> | control code 0x08 | _ | _ | 30 | μs | | | | Program Partition for EEPROM execution time | | | | | _ | | t <sub>pgmpart64k</sub> | 64 KB FlexNVM | _ | 138 | _ | ms | | | | Set FlexRAM Function execution time: | | | | | _ | | t <sub>setramff</sub> | Control Code 0xFF | _ | 70 | _ | μs | | | t <sub>setram32k</sub> | 32 KB EEPROM backup | _ | 0.8 | 1.2 | ms | | | t <sub>setram64k</sub> | 64 KB EEPROM backup | _ | 1.3 | 1.9 | ms | | | | Byte-write to FlexRAM | for EEPRON | /I operation | | I. | | | t <sub>eewr8bers</sub> | Byte-write to erased FlexRAM location execution time | _ | 175 | 260 | μs | 3 | | | Byte-write to FlexRAM execution time: | | | | | _ | | t <sub>eewr8b32k</sub> | 32 KB EEPROM backup | _ | 385 | 1800 | μs | | | t <sub>eewr8b64k</sub> | 64 KB EEPROM backup | | 475 | 2000 | μs | | | | Word-write to FlexRAM | for EEPROI | M operation | | | | | t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time | _ | 175 | 260 | μs | _ | | | Word-write to FlexRAM execution time: | | | | | _ | | t <sub>eewr16b32k</sub> | 32 KB EEPROM backup | _ | 385 | 1800 | μs | | | t <sub>eewr16b64k</sub> | 64 KB EEPROM backup | _ | 475 | 2000 | μs | | | | Longword-write to FlexRA | M for EEPR | OM operatio | on . | I | I | | t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _ | 360 | 540 | μs | _ | | | Longword-write to FlexRAM execution time: | | | | | _ | | t <sub>eewr32b32k</sub> | 32 KB EEPROM backup | _ | 630 | 2050 | μs | | | t <sub>eewr32b64k</sub> | 64 KB EEPROM backup | _ | 810 | 2250 | μs | | <sup>1.</sup> Assumes 25 MHz flash clock frequency. <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. <sup>3.</sup> For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased. # 6.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | # 6.4.1.4 Reliability specifications Table 22. NVM reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | | |--------------------------|----------------------------------------------|----------|-------------------|------|--------|-------|--| | Program Flash | | | | | | | | | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | _ | | | t <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | _ | | | n <sub>nvmcycp</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | | | Data | Flash | | | | | | | t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | | | | t <sub>nvmretd1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | 1 | | | n <sub>nvmcycd</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | | | FlexRAM as | S EEPROM | | | | | | | t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance | 5 | 50 | _ | years | | | | t <sub>nvmretee10</sub> | Data retention up to 10% of write endurance | 20 | 100 | _ | years | | | | | Write endurance | | | | | 3 | | | n <sub>nvmwree16</sub> | EEPROM backup to FlexRAM ratio = 16 | 35 K | 175 K | _ | writes | | | | n <sub>nvmwree128</sub> | EEPROM backup to FlexRAM ratio = 128 | 315 K | 1.6 M | _ | writes | | | | n <sub>nvmwree512</sub> | EEPROM backup to FlexRAM ratio = 512 | 1.27 M | 6.4 M | _ | writes | | | | n <sub>nvmwree4k</sub> | EEPROM backup to FlexRAM ratio = 4096 | 10 M | 50 M | _ | writes | | | Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. <sup>2.</sup> Cycling endurance represents number of program/erase cycles at $-40 \, ^{\circ}\text{C} \le T_i \le ^{\circ}\text{C}$ . <sup>3.</sup> Write endurance represents the number of writes to each FlexRAM location at −40 °C ≤Tj ≤ °C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM. ## 6.4.2 EzPort switching specifications Table 23. EzPort switching specifications | Num | Description | Min. | Max. | Unit | |------|----------------------------------------------------------|-------------------------|---------------------|------| | | Operating voltage | 1.71 | 3.6 | V | | EP1 | EZP_CK frequency of operation (all commands except READ) | _ | f <sub>SYS</sub> /2 | MHz | | EP1a | EZP_CK frequency of operation (READ command) | _ | f <sub>SYS</sub> /8 | MHz | | EP2 | EZP_CS negation to next EZP_CS assertion | 2 x t <sub>EZP_CK</sub> | _ | ns | | EP3 | EZP_CS input valid to EZP_CK high (setup) | 5 | _ | ns | | EP4 | EZP_CK high to EZP_CS input invalid (hold) | 5 | _ | ns | | EP5 | EZP_D input valid to EZP_CK high (setup) | 2 | _ | ns | | EP6 | EZP_CK high to EZP_D input invalid (hold) | 5 | _ | ns | | EP7 | EZP_CK low to EZP_Q output valid | _ | | ns | | EP8 | EZP_CK low to EZP_Q output invalid (hold) | 0 | _ | ns | | EP9 | EZP_CS negation to EZP_Q tri-state | _ | 12 | ns | Figure 9. EzPort Timing Diagram # 6.5 Security and integrity modules There are no specifications necessary for the device's security and integrity modules. # 6.6 Analog # 6.6.1 ADC electrical specifications The 16-bit accuracy specifications listed in Table 24 and Table 25 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0. All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications. # 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|-------------------------------------------|----------------------------------------------------------------|-----------|-------------------|------------------|------|-------| | $V_{DDA}$ | Supply voltage | Absolute | 1.71 | _ | 3.6 | V | | | $\Delta V_{DDA}$ | Supply voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100 | 0 | +100 | mV | 2 | | $\Delta V_{SSA}$ | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100 | 0 | +100 | mV | 2 | | V <sub>REFH</sub> | ADC reference voltage high | | 1.13 | $V_{DDA}$ | $V_{DDA}$ | V | | | V <sub>REFL</sub> | ADC reference voltage low | | $V_{SSA}$ | V <sub>SSA</sub> | V <sub>SSA</sub> | V | | | V <sub>ADIN</sub> | Input voltage | 16-bit differential mode | VREFL | _ | 31/32 ×<br>VREFH | V | | | | | All other modes | VREFL | _ | VREFH | | | | C <sub>ADIN</sub> | Input | 16-bit mode | _ | 8 | 10 | pF | | | | capacitance | 8-bit / 10-bit / 12-bit<br>modes | _ | 4 | 5 | | | | R <sub>ADIN</sub> | Input series resistance | | _ | 2 | 5 | kΩ | | | R <sub>AS</sub> | Analog source<br>resistance<br>(external) | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz | _ | _ | 5 | kΩ | 3 | | f <sub>ADCK</sub> | ADC conversion clock frequency | <13-bit mode | 1.0 | _ | 4.0 | MHz | 4 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | _ | _ | 2.0 | MHz | 4 | | f <sub>ADCK</sub> | ADC conversion clock frequency | <13-bit mode | 1.0 | _ | 8.0 | MHz | 5 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2 | _ | 4.0 | MHz | 5 | | f <sub>ADCK</sub> | ADC conversion clock frequency | <13-bit mode | 1.0 | _ | 16.0 | MHz | 6 | Table 24. 16-bit ADC operating conditions (continued) | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|------|-------------------|---------|------|-------| | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2 | _ | 8.0 | MHz | 6 | | f <sub>ADCK</sub> | ADC conversion clock frequency | <13-bit mode | 1.0 | _ | 18.0 | MHz | 7 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2 | _ | 12.0 | MHz | 7 | | C <sub>rate</sub> | ADC conversion rate | ≤ 13-bit modes No ADC hardware averaging Continuous conversions enabled, subsequent conversion time | 20 | _ | 818.330 | Ksps | 8 | | C <sub>rate</sub> | ADC conversion rate | 16-bit mode No ADC hardware averaging Continuous conversions enabled, subsequent conversion time | 37 | _ | 461.467 | Ksps | 8 | - 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. DC potential difference. - 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 $\Omega$ analog source resistance. The $R_{AS}/C_{AS}$ time constant should be kept to < 1 ns. - 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be clear and CFG1[ADLPC] must be set. - 5. To use the maximum ADC conversion clock frequency, both CFG2[ADHSC] and CFG1[ADLPC] must be set. - 6. To use the maximum ADC conversion clock frequency, both CFG2[ADHSC] and CFG1[ADLPC] must be cleared. - 7. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear. - 8. For guidelines and examples of conversion rate calculation, download the ADC calculator tool. Figure 10. ADC input impedance equivalency diagram ### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|------------------------|------------------------------------|------------|-------------------|-----------------|------------------|-------------------------| | I <sub>DDA_ADC</sub> | Supply current | | 0.215 | _ | 1.7 | mA | 3 | | | ADC asynchronous | • ADLPC = 1, ADHSC = 0 | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = 1/ | | | clock source | • ADLPC = 1, ADHSC = 1 | 2.4 | 4.0 | 6.1 | MHz | f <sub>ADACK</sub> | | f <sub>ADACK</sub> | | • ADLPC = 0, ADHSC = 0 | 3.0 | 5.2 | 7.3 | MHz | | | | | • ADLPC = 0, ADHSC = 1 | 4.4 | 6.2 | 9.5 | MHz | | | | Sample Time | See Reference Manual chapter | for sample | times | | | | | TUE | Total unadjusted | 12-bit modes | _ | ±4 | ±6.8 | LSB <sup>4</sup> | 5 | | | error | <ul><li>&lt;12-bit modes</li></ul> | _ | ±1.4 | ±2.1 | | | | DNL | Differential non- | 12-bit modes | _ | ±0.7 | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5 | | | inicanty | • <12-bit modes | _ | ±0.2 | -0.3 to<br>0.5 | | | | INL | Integral non-linearity | 12-bit modes | _ | ±1.0 | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5 | Table 25. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |---------------------|---------------------------------|-------------------------------------------------|--------|------------------------|-----------------|------------------|------------------------------------------------------------| | | | • <12-bit modes | _ | ±0.5 | -0.7 to<br>+0.5 | | | | E <sub>FS</sub> | Full-scale error | 12-bit modes | _ | -4 | -5.4 | LSB <sup>4</sup> | $V_{ADIN} = V_{DDA}^{5}$ | | | | <ul><li>&lt;12-bit modes</li></ul> | _ | -1.4 | -1.8 | | | | EQ | Quantization error | 16-bit modes | _ | -1 to 0 | _ | LSB <sup>4</sup> | | | | | • ≤13-bit modes | _ | - | ±0.5 | | | | ENOB | Effective number of | 16-bit differential mode | | | | | 6 | | | bits | • Avg = 32 | 12.8 | 14.5 | _ | bits | | | | | • Avg = 4 | 11.9 | 13.8 | _ | bits | | | | | 16-bit single-ended mode | | | | | | | | | • Avg = 32 | 12.2 | 13.9 | _ | bits | | | | | • Avg = 4 | 11.4 | 13.1 | | Dits | | | | | | | | _ | bits | | | SINAD | Signal-to-noise plus distortion | See ENOB | 6.02 × | ENOB + | 1.76 | dB | | | THD | Total harmonic | 16-bit differential mode | | | | dB | 7 | | | distortion | • Avg = 32 | _ | -94 | _ | | | | | | 16 hit single anded made | | | | dB | | | | | 16-bit single-ended mode | _ | -85 | _ | | | | | | • Avg = 32 | | | | | | | SFDR | Spurious free | 16-bit differential mode | 82 | 95 | _ | dB | 7 | | | dynamic range | • Avg = 32 | 02 | 95 | | dB | | | | | 16-bit single-ended mode | 78 | 90 | _ | UD. | | | | | • Avg = 32 | / 0 | 90 | | | | | | | Avg = 32 | | | | | | | E <sub>IL</sub> | Input leakage error | | | $I_{ln} \times R_{AS}$ | | mV | I <sub>In</sub> = leakage<br>current | | | | | | | | | (refer to the MCU's voltage and current operating ratings) | | | Temp sensor slope | Across the full temperature range of the device | 1.55 | 1.62 | 1.69 | mV/°C | 8 | | V <sub>TEMP25</sub> | Temp sensor voltage | 25 °C | 706 | 716 | 726 | mV | 8 | <sup>1.</sup> All accuracy numbers assume the ADC is calibrated with $V_{REFH} = V_{DDA}$ 2. Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 2.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. - 3. The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed. - 4. $1 LSB = (V_{REFH} V_{REFL})/2^N$ - 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11) - 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz. - 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz. - 8. ADC conversion clock < 3 MHz Figure 11. Typical ENOB vs. ADC\_CLK for 16-bit differential mode Figure 12. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode ## 6.6.2 CMP and 6-bit DAC electrical specifications Table 26. Comparator and 6-bit DAC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | I <sub>DDHS</sub> | Supply current, high-speed mode (EN=1, PMODE=1) | _ | _ | 200 | μA | | I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0) | _ | _ | 20 | μΑ | | V <sub>AIN</sub> | Analog input voltage | V <sub>SS</sub> - 0.3 | _ | V <sub>DD</sub> | V | | V <sub>AIO</sub> | Analog input offset voltage | _ | _ | 20 | mV | | V <sub>H</sub> | Analog comparator hysteresis <sup>1</sup> | | | | | | | • CR0[HYSTCTR] = 00 | _ | 5 | _ | mV | | | • CR0[HYSTCTR] = 01 | _ | 10 | _ | mV | | | • CR0[HYSTCTR] = 10 | _ | 20 | _ | mV | | | • CR0[HYSTCTR] = 11 | _ | 30 | _ | mV | | V <sub>CMPOh</sub> | Output high | V <sub>DD</sub> – 0.5 | _ | _ | V | | V <sub>CMPOI</sub> | Output low | _ | _ | 0.5 | V | | t <sub>DHS</sub> | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20 | 50 | 200 | ns | | t <sub>DLS</sub> | Propagation delay, low-speed mode (EN=1, PMODE=0) | 80 | 250 | 600 | ns | | | Analog comparator initialization delay <sup>2</sup> | _ | _ | 40 | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μA | | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | <sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to $V_{DD}$ -0.6 V. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level. <sup>3.</sup> $1 LSB = V_{reference}/64$ Figure 13. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0) Figure 14. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1) ### 6.6.3 12-bit DAC electrical characteristics # 6.6.3.1 12-bit DAC operating requirements Table 27. 12-bit DAC operating requirements | Symbol | Desciption | Min. | Max. | Unit | Notes | |-------------------|-------------------------|------|------|------|-------| | $V_{DDA}$ | Supply voltage | 1.71 | 3.6 | V | | | V <sub>DACR</sub> | Reference voltage | 1.13 | 3.6 | V | 1 | | C <sub>L</sub> | Output load capacitance | _ | 100 | pF | 2 | | ΙL | Output load current | _ | 1 | mA | | <sup>1.</sup> The DAC reference can be selected to be $V_{\text{DDA}}$ or $V_{\text{REF\_OUT}}$ . <sup>2.</sup> A small load capacitance (47 pF) can improve the bandwidth performance of the DAC. # 6.6.3.2 12-bit DAC operating behaviors Table 28. 12-bit DAC operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------| | I <sub>DDA_DACL</sub> | Supply current — low-power mode | _ | _ | 330 | μΑ | | | I <sub>DDA_DACH</sub> | Supply current — high-speed mode | _ | _ | 1200 | μΑ | | | t <sub>DACLP</sub> | Full-scale settling time (0x080 to 0xF7F) — low-power mode | _ | 100 | 200 | μs | 1 | | t <sub>DACHP</sub> | Full-scale settling time (0x080 to 0xF7F) — high-power mode | | 15 | 30 | μs | 1 | | t <sub>CCDACLP</sub> | Code-to-code settling time (0xBF8 to 0xC08) — low-power mode and high-speed mode | _ | 0.7 | 1 | μs | 1 | | V <sub>dacoutl</sub> | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000 | | _ | 100 | mV | | | V <sub>dacouth</sub> | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF | V <sub>DACR</sub><br>-100 | _ | V <sub>DACR</sub> | mV | | | INL | Integral non-linearity error — high speed mode | _ | _ | ±8 | LSB | 2 | | DNL | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V | _ | _ | ±1 | LSB | 3 | | DNL | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT | _ | _ | ±1 | LSB | 4 | | V <sub>OFFSET</sub> | Offset error | _ | ±0.4 | ±0.8 | %FSR | 5 | | E <sub>G</sub> | Gain error | _ | ±0.1 | ±0.6 | %FSR | 5 | | PSRR | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V | 60 | _ | 90 | dB | | | T <sub>CO</sub> | Temperature coefficient offset voltage | _ | 3.7 | _ | μV/C | 6 | | T <sub>GE</sub> | Temperature coefficient gain error | _ | 0.000421 | _ | %FSR/C | | | Rop | Output resistance (load = $3 \text{ k}\Omega$ ) | _ | _ | 250 | Ω | | | SR | Slew rate -80h→ F7Fh→ 80h | | | | V/µs | | | | High power (SP <sub>HP</sub> ) | 1.2 | 1.7 | _ | | | | | Low power (SP <sub>LP</sub> ) | 0.05 | 0.12 | _ | | | | СТ | Channel to channel cross talk | _ | _ | -80 | dB | | | BW | 3dB bandwidth | | | | kHz | | | | High power (SP <sub>HP</sub> ) | 550 | _ | _ | | | | | Low power (SP <sub>LP</sub> ) | 40 | | _ | | | - 1. Settling within ±1 LSB - 2. The INL is measured for 0 + 100 mV to $V_{DACR}$ –100 mV - 3. The DNL is measured for 0 + 100 mV to V<sub>DACR</sub> -100 mV - 4. The DNL is measured for 0 + 100 mV to $V_{DACR}$ –100 mV with $V_{DDA} > 2.4 \ V$ - 5. Calculated by a best fit curve from $V_{SS}$ + 100 mV to $V_{DACR}$ 100 mV - 6. $V_{DDA} = 3.0 \text{ V}$ , reference select set for $V_{DDA}$ (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device Figure 15. Typical INL error vs. digital code Figure 16. Offset at half scale vs. temperature ## 6.6.4 Voltage reference electrical specifications Table 29. VREF full-range operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |----------------|-------------------------|-------------------------------------------|------|------|-------| | $V_{DDA}$ | Supply voltage | 1.71 3.6 | | V | | | T <sub>A</sub> | Temperature | Operating temperature range of the device | | °C | | | C <sub>L</sub> | Output load capacitance | 10 | 00 | nF | 1, 2 | - 1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference. - 2. The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device. Table 30. VREF full-range operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------| | V <sub>out</sub> | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V | 1 | | V <sub>out</sub> | Voltage reference output — factory trim | 1.1584 | _ | 1.2376 | V | 1 | | V <sub>out</sub> | Voltage reference output — user trim | 1.193 | _ | 1.197 | V | 1 | | V <sub>step</sub> | Voltage reference trim step | _ | 0.5 | _ | mV | 1 | | V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range) | _ | _ | 80 | mV | 1 | | I <sub>bg</sub> | Bandgap only current | _ | _ | 80 | μA | 1 | | $\Delta V_{LOAD}$ | Load regulation | | | | μV | 1, 2 | | | • current = ± 1.0 mA | _ | 200 | _ | | | | T <sub>stup</sub> | Buffer startup time | _ | _ | 100 | μs | | | $V_{vdrift}$ | Voltage drift (Vmax -Vmin across the full voltage range) | _ | 2 | _ | mV | 1 | - 1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register. - 2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load Table 31. VREF limited-range operating requirements | S | Symbol | Description | Min. | Max. | Unit | Notes | |---|----------------|-------------|------|------|------|-------| | | T <sub>A</sub> | Temperature | 0 | 50 | °C | | Table 32. VREF limited-range operating behaviors | Sym | bol | Description | Min. | Max. | Unit | Notes | |-----|-----|--------------------------------------------|-------|-------|------|-------| | Vol | ıt | Voltage reference output with factory trim | 1.173 | 1.225 | V | | ### 6.7 Timers See General switching specifications. ## 6.8 Communication interfaces ## 6.8.1 DSPI switching specifications (limited voltage range) The DMA Serial Peripheral Interface DSPI provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices. | | | | _ | | | |-----|-------------------------------------|---------------------------|-------------------|------|-------| | Num | Description | Min. | Max. | Unit | Notes | | | Operating voltage | 2.7 | 3.6 | V | | | | Frequency of operation | _ | 25 | MHz | | | DS1 | DSPI_SCK output cycle time | 2 x t <sub>BUS</sub> | _ | ns | | | DS2 | DSPI_SCK output high/low time | (t <sub>SCK</sub> /2) - 2 | $(t_{SCK}/2) + 2$ | ns | | | DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) – | _ | ns | 1 | | DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) – | _ | ns | 2 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | 8.5 | ns | | | DS6 | DSPI_SCK to DSPI_SOUT invalid | -2 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | 15 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | 0 | _ | ns | | Table 33. Master mode DSPI timing (limited voltage range) - 1. The delay is programmable in SPIx CTARn[PSSCK] and SPIx CTARn[CSSCK]. - 2. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC]. Figure 17. DSPI classic DSPI timing — master mode Table 34. Slave mode DSPI timing (limited voltage range) | Num | Description | Min. | Max. | Unit | |-----|------------------------|------|------|------| | | Operating voltage | 2.7 | 3.6 | V | | | Frequency of operation | | 12.5 | MHz | | Num | Description | Min. | Max. | Unit | |------|------------------------------------------|---------------------------|---------------------------|------| | DS9 | DSPI_SCK input cycle time | 4 x t <sub>BUS</sub> | | ns | | DS10 | DSPI_SCK input high/low time | (t <sub>SCK</sub> /2) - 2 | (t <sub>SCK</sub> /2) + 2 | ns | | DS11 | DSPI_SCK to DSPI_SOUT valid | _ | 10 | ns | | DS12 | DSPI_SCK to DSPI_SOUT invalid | 0 | _ | ns | | DS13 | DSPI_SIN to DSPI_SCK input setup | 2 | _ | ns | | DS14 | DSPI_SCK to DSPI_SIN input hold | 7 | _ | ns | | DS15 | DSPI_SS active to DSPI_SOUT driven | _ | 14 | ns | | DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _ | 14 | ns | Figure 18. DSPI classic DSPI timing — slave mode ## 6.8.2 DSPI switching specifications (full voltage range) The DMA Serial Peripheral Interface DSPI provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices. Table 35. Master mode DSPI timing (full voltage range) | Num | Description | Min. | Max. | Unit | Notes | |-----|-------------------------------|---------------------------|--------------------------|------|-------| | | Operating voltage | 1.71 | 3.6 | V | 1 | | | Frequency of operation | _ | 12.5 | MHz | | | DS1 | DSPI_SCK output cycle time | 4 x t <sub>BUS</sub> | _ | ns | | | DS2 | DSPI_SCK output high/low time | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns | | | Table 35. | Master mode DSPI timing (full voltage range) | (continued) | |-----------|----------------------------------------------|-------------| |-----------|----------------------------------------------|-------------| | Num | Description | Min. | Max. | Unit | Notes | |-----|-------------------------------------|-------------------------------|------|------|-------| | DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | _ | ns | 2 | | DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _ | ns | 3 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | 10 | ns | | | DS6 | DSPI_SCK to DSPI_SOUT invalid | -4.5 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | 20.5 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | 0 | _ | ns | | - 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced. - 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK]. - 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC]. Figure 19. DSPI classic SPI timing — master mode Table 36. Slave mode DSPI timing (full voltage range) | Num | Description | Min. | Max. | Unit | |------|------------------------------------------|---------------------------|--------------------------|------| | | Operating voltage | 1.71 | 3.6 | V | | | Frequency of operation | _ | 6.25 | MHz | | DS9 | DSPI_SCK input cycle time | 8 x t <sub>BUS</sub> | _ | ns | | DS10 | DSPI_SCK input high/low time | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns | | DS11 | DSPI_SCK to DSPI_SOUT valid | _ | 20 | ns | | DS12 | DSPI_SCK to DSPI_SOUT invalid | 0 | _ | ns | | DS13 | DSPI_SIN to DSPI_SCK input setup | 2 | _ | ns | | DS14 | DSPI_SCK to DSPI_SIN input hold | 7 | _ | ns | | DS15 | DSPI_SS active to DSPI_SOUT driven | _ | 19 | ns | | DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _ | 19 | ns | Figure 20. DSPI classic SPI timing — slave mode ## 6.8.3 I<sup>2</sup>C switching specifications See General switching specifications. ### 6.8.4 UART switching specifications See General switching specifications. # 6.8.5 Normal Run, Wait and Stop mode performance over the full operating voltage range This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes. Num. Characteristic Min. Unit Max. Operating voltage 1.71 3.6 S1 I2S\_MCLK cycle time 40 ns S2 I2S\_MCLK (as an input) pulse width high/low 45% MCLK period 55% S3 I2S\_TX\_BCLK/I2S\_RX\_BCLK cycle time (output) 80 ns S4 I2S\_TX\_BCLK/I2S\_RX\_BCLK pulse width high/low 45% 55% BCLK period I2S\_TX\_BCLK/I2S\_RX\_BCLK to I2S\_TX\_FS/ S5 15 ns I2S\_RX\_FS output valid S6 I2S\_TX\_BCLK/I2S\_RX\_BCLK to I2S\_TX\_FS/ 0 ns I2S\_RX\_FS output invalid Table 37. I2S/SAI master mode timing Table 37. I2S/SAI master mode timing (continued) | Num. | Characteristic | Min. | Max. | Unit | |------|--------------------------------------------------|------|------|------| | S7 | I2S_TX_BCLK to I2S_TXD valid | _ | 15 | ns | | S8 | I2S_TX_BCLK to I2S_TXD invalid | 0 | _ | ns | | S9 | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK | 25 | _ | ns | | S10 | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK | 0 | _ | ns | Figure 21. I2S/SAI timing — master modes Table 38. I2S/SAI slave mode timing | Num. | Characteristic | Min. | Max. | Unit | |------|----------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S11 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 80 | _ | ns | | S12 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input) | 45% | 55% | MCLK period | | S13 | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 10 | _ | ns | | S14 | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK | 2 | _ | ns | | S15 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid | _ | 29 | ns | | S16 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid | 0 | _ | ns | | S17 | I2S_RXD setup before I2S_RX_BCLK | 10 | _ | ns | | S18 | I2S_RXD hold after I2S_RX_BCLK | 2 | _ | ns | | S19 | I2S_TX_FS input assertion to I2S_TXD output valid1 | _ | 21 | ns | 1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear Figure 22. I2S/SAI timing — slave modes # 6.8.6 VLPR, VLPW, and VLPS mode performance over the full operating voltage range This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes. Table 39. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|-------------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S1 | I2S_MCLK cycle time | 62.5 | _ | ns | | S2 | I2S_MCLK pulse width high/low | 45% | 55% | MCLK period | | S3 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output) | 250 | _ | ns | | S4 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low | 45% | 55% | BCLK period | | S5 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid | _ | 45 | ns | | S6 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0 | _ | ns | | S7 | I2S_TX_BCLK to I2S_TXD valid | _ | 45 | ns | | S8 | I2S_TX_BCLK to I2S_TXD invalid | 0 | _ | ns | | S9 | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK | 75 | _ | ns | | S10 | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK | 0 | _ | ns | Figure 23. I2S/SAI timing — master modes Table 40. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|----------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S11 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 250 | _ | ns | | S12 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input) | 45% | 55% | MCLK period | | S13 | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 30 | _ | ns | | S14 | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK | 2 | _ | ns | | S15 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid | _ | 87 | ns | | S16 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid | 0 | _ | ns | | S17 | I2S_RXD setup before I2S_RX_BCLK | 30 | _ | ns | | S18 | I2S_RXD hold after I2S_RX_BCLK | 2 | _ | ns | | S19 | I2S_TX_FS input assertion to I2S_TXD output valid1 | _ | 72 | ns | <sup>1.</sup> Applies to first bit in each frame and only if the TCR4[FSE] bit is clear Figure 24. I2S/SAI timing — slave modes #### 7 Dimensions ## 7.1 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number: | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 80-pin LQFP | 98ASS23174W | ## 8 Pinout ## 8.1 K12 Signal Multiplexing and Pin Assignments The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin. #### NOTE - The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices. - The TRACE signals on PTE0, PTE1, PTE2, PTE3, and PTE4 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices. - If the VBAT pin is not used, the VBAT pin should be left floating. Do not connect VBAT pin to VSS. - The FTM\_CLKIN signals on PTB16 and PTB17 are available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. For K22D devices this signal is on ALT4, and for K22F devices, this signal is on ALT7. - The FTM0\_CH2 signal on PTC5/LLWU\_P9 is available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. - The I2C0\_SCL signal on PTD2/LLWU\_P13 and I2C0\_SDA signal on PTD3 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices. | 80<br>LQFP | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |------------|-----------|-----------|------------------|-----------|-------------|------------|------------------|-------------|------------|--------| | 1 | ADC0_SE10 | ADC0_SE10 | PTE0 | SPI1_PCS1 | UART1_TX | | TRACE_<br>CLKOUT | I2C1_SDA | RTC_CLKOUT | | | 2 | ADC0_SE11 | ADC0_SE11 | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX | | TRACE_D3 | I2C1_SCL | SPI1_SIN | | | 3 | ADC0_DP1 | ADC0_DP1 | PTE2/<br>LLWU_P1 | SPI1_SCK | UART1_CTS_b | | TRACE_D2 | | | | | 4 | ADC0_DM1 | ADC0_DM1 | PTE3 | SPI1_SIN | UART1_RTS_b | | TRACE_D1 | | SPI1_SOUT | | | 5 | DISABLED | | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX | | TRACE_D0 | | | | | 6 | DISABLED | | PTE5 | SPI1_PCS2 | UART3_RX | | | | | | | 7 | VDD | VDD | | | | | | | | | | 8 | VSS | VSS | | | | | | | | | | 9 | ADC0_SE4a | ADC0_SE4a | PTE16 | SPI0_PCS0 | UART2_TX | FTM_CLKIN0 | | FTM0_FLT3 | | | | 10 | ADC0_SE5a | ADC0_SE5a | PTE17 | SPI0_SCK | UART2_RX | FTM_CLKIN1 | | LPTMR0_ALT3 | | | | 11 | ADC0_SE6a | ADC0_SE6a | PTE18 | SPI0_SOUT | UART2_CTS_b | I2C0_SDA | | | | | | 12 | ADC0_SE7a | ADC0_SE7a | PTE19 | SPI0_SIN | UART2_RTS_b | I2C0_SCL | | | | | | 13 | ADC0_DP0 | ADC0_DP0 | | | | | | | | | #### **Pinout** | 80<br>LQFP | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |------------|-------------------------------------|-------------------------------------|-------------------|---------------------------------|---------------------------------|------------|------|------------------|------------------------|----------| | 14 | ADC0_DM0 | ADC0_DM0 | | | | | | | | | | 15 | ADC0_DP3 | ADC0_DP3 | | | | | | | | | | 16 | ADC0_DM3 | ADC0_DM3 | | | | | | | | | | 17 | VDDA | VDDA | | | | | | | | | | 18 | VREFH | VREFH | | | | | | | | | | 19 | VREFL | VREFL | | | | | | | | | | 20 | VSSA | VSSA | | | | | | | | | | 21 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | | | | | | | | | | 22 | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23 | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23 | | | | | | | | | | 23 | XTAL32 | XTAL32 | | | | | | | | | | 24 | EXTAL32 | EXTAL32 | | | | | | | | | | 25 | VBAT | VBAT | | | | | | | | | | 26 | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK | | PTA0 | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5 | | | | JTAG_TCLK/<br>SWD_CLK | EZP_CLK | | 27 | JTAG_TDI/<br>EZP_DI | | PTA1 | UARTO_RX | FTM0_CH6 | | | | JTAG_TDI | EZP_DI | | 28 | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO | | PTA2 | UARTO_TX | FTM0_CH7 | | | | JTAG_TDO/<br>TRACE_SWO | EZP_DO | | 29 | JTAG_TMS/<br>SWD_DIO | | PTA3 | UARTO_RTS_b | FTM0_CH0 | | | | JTAG_TMS/<br>SWD_DIO | | | 30 | NMI_b/<br>EZP_CS_b | | PTA4/<br>LLWU_P3 | | FTM0_CH1 | | | | NMI_b | EZP_CS_b | | 31 | DISABLED | | PTA5 | | FTM0_CH2 | | | I2S0_TX_BCLK | JTAG_TRST_b | | | 32 | DISABLED | | PTA12 | | FTM1_CH0 | | | I2S0_TXD0 | FTM1_QD_<br>PHA | | | 33 | DISABLED | | PTA13/<br>LLWU_P4 | | FTM1_CH1 | | | I2S0_TX_FS | FTM1_QD_<br>PHB | | | 34 | DISABLED | | PTA14 | SPI0_PCS0 | UARTO_TX | | | I2S0_RX_<br>BCLK | 12S0_TXD1 | | | 35 | DISABLED | | PTA15 | SPI0_SCK | UARTO_RX | | | I2S0_RXD0 | | | | 36 | DISABLED | | PTA16 | SPI0_SOUT | UARTO_CTS_<br>b/<br>UARTO_COL_b | | | 12S0_RX_FS | I2S0_RXD1 | | | 37 | DISABLED | | PTA17 | SPI0_SIN | UARTO_RTS_b | | | I2S0_MCLK | | | | 38 | VDD | VDD | | | | | | | | | | 39 | VSS | VSS | | | | | | | | | | 40 | EXTAL0 | EXTAL0 | PTA18 | | FTM0_FLT2 | FTM_CLKIN0 | _ | | | | | 41 | XTAL0 | XTAL0 | PTA19 | | FTM1_FLT0 | FTM_CLKIN1 | | LPTMR0_ALT1 | | | | 80<br>LQFP | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |------------|------------------------|------------------------|--------------------|-------------|---------------------------------|------------------|--------|-----------------|------------|--------| | 42 | RESET_b | RESET_b | | | | | | | | | | 43 | ADC0_SE8 | ADC0_SE8 | PTB0/<br>LLWU_P5 | I2C0_SCL | FTM1_CH0 | | | FTM1_QD_<br>PHA | | | | 44 | ADC0_SE9 | ADC0_SE9 | PTB1 | I2C0_SDA | FTM1_CH1 | | | FTM1_QD_<br>PHB | | | | 45 | ADC0_SE12 | ADC0_SE12 | PTB2 | I2C0_SCL | UARTO_RTS_b | | | FTM0_FLT3 | | | | 46 | ADC0_SE13 | ADC0_SE13 | PTB3 | I2C0_SDA | UARTO_CTS_<br>b/<br>UARTO_COL_b | | | FTM0_FLT0 | | | | 47 | DISABLED | | PTB10 | SPI1_PCS0 | UART3_RX | | | FTM0_FLT1 | | | | 48 | DISABLED | | PTB11 | SPI1_SCK | UART3_TX | | | FTM0_FLT2 | | | | 49 | DISABLED | | PTB12 | UART3_RTS_b | FTM1_CH0 | FTM0_CH4 | | FTM1_QD_<br>PHA | | | | 50 | DISABLED | | PTB13 | UART3_CTS_b | FTM1_CH1 | FTM0_CH5 | | FTM1_QD_<br>PHB | | | | 51 | DISABLED | | PTB16 | SPI1_SOUT | UARTO_RX | | | EWM_IN | FTM_CLKIN0 | | | 52 | DISABLED | | PTB17 | SPI1_SIN | UART0_TX | | | EWM_OUT_b | FTM_CLKIN1 | | | 53 | DISABLED | | PTB18 | | FTM2_CH0 | I2S0_TX_BCLK | | | | | | 54 | DISABLED | | PTB19 | | FTM2_CH1 | I2S0_TX_FS | | | | | | 55 | ADC0_SE14 | ADC0_SE14 | PTC0 | SPI0_PCS4 | PDB0_EXTRG | | | 12S0_TXD1 | | | | 56 | ADC0_SE15 | ADC0_SE15 | PTC1/<br>LLWU_P6 | SPI0_PCS3 | UART1_RTS_b | FTM0_CH0 | | I2S0_TXD0 | | | | 57 | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2 | SPI0_PCS2 | UART1_CTS_b | FTM0_CH1 | | I2S0_TX_FS | | | | 58 | CMP1_IN1 | CMP1_IN1 | PTC3/<br>LLWU_P7 | SPI0_PCS1 | UART1_RX | FTM0_CH2 | CLKOUT | I2S0_TX_BCLK | | | | 59 | VSS | VSS | | | | | | | | | | 60 | VDD | VDD | | | | | | | | | | 61 | DISABLED | | PTC4/<br>LLWU_P8 | SPI0_PCS0 | UART1_TX | FTM0_CH3 | | CMP1_OUT | | | | 62 | DISABLED | | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_ALT2 | 12S0_RXD0 | | CMP0_OUT | FTM0_CH2 | | | 63 | CMP0_IN0 | CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_SOUT | PDB0_EXTRG | I2S0_RX_<br>BCLK | | I2S0_MCLK | | | | 64 | CMP0_IN1 | CMP0_IN1 | PTC7 | SPI0_SIN | | I2S0_RX_FS | | | | | | 65 | CMP0_IN2 | CMP0_IN2 | PTC8 | | | I2S0_MCLK | | | | | | 66 | CMP0_IN3 | CMP0_IN3 | PTC9 | | | I2S0_RX_<br>BCLK | | FTM2_FLT0 | | | | 67 | DISABLED | | PTC10 | I2C1_SCL | | I2S0_RX_FS | | | | | | 68 | DISABLED | | PTC11/<br>LLWU_P11 | I2C1_SDA | | I2S0_RXD1 | | | | | | 69 | DISABLED | | PTC12 | | | | | | | | | 70 | DISABLED | | PTC13 | | | | | | | | | 71 | DISABLED | | PTC16 | | UART3_RX | | | | | | #### **Pinout** | 80<br>LQFP | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |------------|-----------|-----------|-------------------|-----------|---------------------------------|----------|------|-----------|------|--------| | 72 | DISABLED | | PTC17 | | UART3_TX | | | | | | | 73 | DISABLED | | PTD0/<br>LLWU_P12 | SPI0_PCS0 | UART2_RTS_b | | | | | | | 74 | ADC0_SE5b | ADC0_SE5b | PTD1 | SPI0_SCK | UART2_CTS_b | | | | | | | 75 | DISABLED | | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX | I2C0_SCL | | | | | | 76 | DISABLED | | PTD3 | SPI0_SIN | UART2_TX | I2C0_SDA | | | | | | 77 | ADC0_SE21 | ADC0_SE21 | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UARTO_RTS_b | FTM0_CH4 | | EWM_IN | | | | 78 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI0_PCS2 | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5 | | EWM_OUT_b | | | | 79 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UARTO_RX | FTM0_CH6 | | FTM0_FLT0 | | | | 80 | ADC0_SE22 | ADC0_SE22 | PTD7 | CMT_IRO | UARTO_TX | FTM0_CH7 | | FTM0_FLT1 | | | ## 8.2 K12 Pinouts The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section. Figure 25. K12 80 LQFP Pinout Diagram # 9 Revision History The following table provides a revision history for this document. #### **Revision History** **Table 41. Revision History** | Rev. No. | Date | Substantial Changes | |----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 6/2012 | Alpha customer release. | | 2 | 7/2012 | <ul> <li>Updated section "Power consumption operating behaviors".</li> <li>Updated section "Flash timing specifications — program and erase".</li> <li>Updated section "Flash timing specifications — commands".</li> <li>Removed the 32K ratio from "Write endurance" in section "Reliability specifications".</li> <li>Updated IDDstby maximum value in section "VREG electrical specifications".</li> <li>Added the charts in section "Diagram: Typical IDD_RUN operating behavior".</li> </ul> | | 3 | 8/2012 | <ul> <li>Updated section "Power consumption operating behaviors".</li> <li>Updated section "EMC radiated emissions operating behaviors".</li> <li>Updated section "MCG specifications".</li> <li>Added applicable notes in section "Signal Multiplexing and Pin Assignments".</li> </ul> | | 4 | 12/2012 | <ul> <li>Updated section "Power consumption operating behaviors"</li> <li>Updated section "MCG specifications"</li> <li>Updated section "16-bit ADC operating conditions"</li> <li>Added section "Small package marking"</li> </ul> | | 5 | 10/2023 | <ul> <li>Changed Freescale to NXP</li> <li>Updated CC values in section 2.3 Fields</li> <li>Updated Max value for VDIO, VAIO and VDDA in 4.4 Voltage and current operating ratings</li> <li>Added footnotes in Table 11 Thermal operating requirements</li> <li>Updated ADC frequencies at different modes in Table 24. 16-bit ADC operating conditions and footnotes</li> <li>Updated footnote in Table 27 12-bit DAC operating requirements</li> </ul> | ### Legal information #### Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### **Definitions** **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. **NXP B.V.** - NXP B.V. is not an operating company and it does not distribute or sell products. #### **Trademarks** Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, **Versatile** — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. I2C-bus — logo is a trademark of NXP B.V. Kinetis — is a trademark of NXP B.V. $\ensuremath{\mathsf{NXP}}$ SECURE CONNECTIONS FOR A SMARTER WORLD — is a trademark of NXP B.V. Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2023. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 10/2023 Document identifier: K12P80M50SF4